Questions tagged [branch-prediction]

In computer architecture, a branch predictor is a digital circuit that tries to guess which way a branch (e.g. an if-then-else structure) will go before this is known for sure. The purpose of the branch predictor is to improve the flow in the instruction pipeline. Branch predictors play a critical role in achieving high effective performance in many modern pipelined microprocessor architectures such as x86.

Why is it faster to process a sorted array than an unsorted array? Stack Overflow's highest-voted question and answer is a good introduction to the subject.


In computer architecture, a branch predictor is a digital circuit that tries to guess which way a branch (e.g. an if-then-else structure) will go before this is known for sure. The purpose of the branch predictor is to improve the flow in the instruction pipeline.

Branch predictors play a critical role in achieving high effective performance in many modern pipelined microprocessor architectures such as x86.

Two-way branching is usually implemented with a conditional jump instruction. A conditional jump can either be "not taken" and continue execution with the first branch of code which follows immediately after the conditional jump - or it can be "taken" and jump to a different place in program memory where the second branch of code is stored.

It is not known for certain whether a conditional jump will be taken or not taken until the condition has been calculated and the conditional jump has passed the execution stage in the instruction pipeline.

Without branch prediction, the processor would have to wait until the conditional jump instruction has passed the execute stage before the next instruction can enter the fetch stage in the pipeline. The branch predictor attempts to avoid this waste of time by trying to guess whether the conditional jump is most likely to be taken or not taken. The branch that is guessed to be the most likely is then fetched and speculatively executed. If it is later detected that the guess was wrong then the speculatively executed or partially executed instructions are discarded and the pipeline starts over with the correct branch, incurring a delay.

The time that is wasted in case of a branch misprediction is equal to the number of stages in the pipeline from the fetch stage to the execute stage. Modern microprocessors tend to have quite long pipelines so that the misprediction delay is between 10 and 20 clock cycles. The longer the pipeline the greater the need for a good branch predictor.

Source: http://en.wikipedia.org/wiki/Branch_predictor


The Spectre security vulnerability revolves around branch prediction:


Other resources

Special-purpose predictors: Return Address Stack for call/ret. ret is effectively an indirect branch, setting program-counter = return address. This would be hard to predict on its own, but calls are normally made with a special instruction so modern CPUs can match call/ret pairs with an internal stack.

Computer architecture details about branch prediction / speculative execution, and its effects on pipelined CPUs

  • Why is it faster to process a sorted array than an unsorted array?
  • Branch prediction - Dan Luu's article on branch prediction, adapted from a talk. With diagrams. Good introduction to why it's needed, and some basic implementations used in early CPUs, building up to more complicated predictors. And at the end, a link to TAGE branch predictors used on modern Intel CPUs. (Too complicated for that article to explain, though!)
  • Slow jmp-instruction - even unconditional direct jumps (like x86's jmp) need to be predicted, to avoid stalls in the very first stage of the pipeline: fetching blocks of machine code from I-cache. After fetching one block, you need to know which block to fetch next, before (or at best in parallel with) decoding the block you just fetched. A large sequence of jmp next_instruction will overwhelm branch prediction and expose the cost of misprediction in this part of the pipeline. (Many high-end modern CPUs have a queue after fetch before decode, to hide bubbles, so some blocks of non-branchy code can allow the queue to refill.)
  • Branch target prediction in conjunction with branch prediction?
  • What branch misprediction does the Branch Target Buffer detect?

Cost of a branch miss


Modern TAGE predictors (in Intel CPUs for example) can "learn" amazingly long patterns, because they index based on past branch history. (So the same branch can get different predictions depending on the path leading up to it. A single branch can have its prediction data scattered over many bits in the branch predictor table). This goes a long way to solving the problem of indirect branches in an interpreter almost always mispredicting (X86 prefetching optimizations: "computed goto" threaded code and Branch prediction and the performance of interpreters — Don't trust folklore), or for example a binary search on the same data with the same input can be really efficient.

Static branch prediction on newer Intel processors - according to experimental evidence, it appears Nehalem and earlier do sometimes use static prediction at some point in the pipeline (backwards branches default to predicted-taken, forward to not-taken.) But Sandybridge and newer seem to be always dynamic based on some history, whether it's from this branch or one that aliases it. Why did Intel change the static branch prediction mechanism over these years?

Cases where TAGE does "amazingly" well


Assembly code layout: not so much for branch prediction, but because not-taken branches are easier on the front-end than taken branches. Better I-cache code density if the fast-path is just a straight line, and taken branches mean the part of a fetch block after the branch isn't useful.

Superscalar CPUs fetch code in blocks, e.g. aligned 16 byte blocks, containing multiple instructions. In non-branching code, including not-taken conditional branches, all of those bytes are useful instruction bytes.


Branchless code: using cmov or other tricks to avoid branches

This is the asm equivalent of replacing if (c) a=b; with a = c ? b : a;. If b doesn't have side-effects, and a isn't a potentially-shared memory location, compilers can do "if-conversion" to do the conditional with a data dependency on c instead of a control dependency.

(C compilers can't introduce a non-atomic read/write: that could step on another thread's modification of the variable. Writing your code as always rewriting a value tells compilers that it's safe, which sometimes enables auto-vectorization: AVX-512 and Branching)

Potential downside to cmov in scalar code: the data dependency can become part of a loop-carried dependency chain and become a bottleneck, while branch prediction + speculative execution hide the latency of control dependencies. The branchless data dependency isn't predicted or speculated, which makes it good for unpredictable cases, but potentially bad otherwise.

363 questions
0
votes
0 answers

Prefetch data-dependent branch to avoid mispredictions

In the following example, I assume that functions f1-f4 are slow, but short and inlined. It is clear to me on iteration i=j that the taken branch of iteration i=j+1 is dependent on the value of data[j+1] so I can predict it in advance during the…
Curious
  • 507
  • 3
  • 16
0
votes
0 answers

understanding compiler optimization in gcc

Does gcc understand or lookahead branches and perform optimization. I wrote a code like this for (int i = 10;i < 20;i++) { long long sum = 1; for (int j = 0;j < 10000;j++) { sum += pow(i,3); } if (i == 15) { …
0
votes
0 answers

Branchless comparison in x86_64

Recently I took the course of discrete math. The professor tells us that branching is slower than branchless. AFAIK modern CPUs use pipeline to increase the efficiency, so breaching in CPUs are essentially assuming a result of previous instructions,…
0
votes
1 answer

How to write a local branch predictor?

I am trying to use runspec test my local branch predictor, but only find a disappointing result. By now I have tried use a 64 terms LHT, and when the LHT is full, I use FIFO tactics replace a terms in LHT.I don't know if I use a tiny LHT or my…
0
votes
1 answer

Branch-mispredictions versus cache misses

Consider the following two alternative pieces of code: Alternative 1: if (variable != new_val) // (1) variable = new_val; f(); // This function reads `variable`. Alternative 2: variable = new_val; // (2) f(); // This function reads…
ABu
  • 10,423
  • 6
  • 52
  • 103
0
votes
1 answer

pipeline stall optimize :: no branch programing

I'm studied about pipeline stall on branch predict miss so I make some codes of mine avoid stalling and be faster. But I can't know if this optimization really matters or makes things worse. I don't know muschabout asm, or cpus. I add some…
0
votes
0 answers

2-state branch predictor state

I can’t get help to disambiguate a problem. It involves sorting an array of 11 numbers and filling in a table of values to calculate the state of a branch prediction state machine. The problem is that the table has 16 rows and the input array only…
bentaisan
  • 1,056
  • 3
  • 12
  • 29
0
votes
1 answer

Difference between data dependence and control dependence

I'm struggling to understand the difference between data dependence and control dependence . So what I saw as an example was : data dependence e.g., instruction uses data created by another instruction control dependence e.g., instruction waits to…
0
votes
0 answers

Should I prevent branching if there will be perfect pattern so prediction should be good?

My question is very much related to this question but something remained unclear for me after reading that question and very good answer. So as I understand it, the processor executing the code makes a branch prediction such that it already does the…
C. Binair
  • 419
  • 4
  • 14
0
votes
1 answer

TAGE prediction accuracy improves with loop over larger array?

The code snippet iterates through a 1D matrix. (N is the size of the matrix). for (i=0; i< N; i++) // outer loop for Rows When I run this piece of code on a processor simulator to measure TAGE accuracy, I realize that as the size of the array (N)…
0
votes
1 answer

On a multiple issue CPU example in the textbook, why does the instruction after the branch instruction have to wait for one cycle before issuing?

It is about an example in the section 3.8 Exploiting ILP using Dynamic Scheduling, Multiple Issue, and Speculation of Computer Architecture - A Quantitative Approach. Given a dynamic scheduling, two-issue processor and the assembly code listed as…
0
votes
2 answers

Cortex M4: cmp instruction broken?

This one's a doozy and I'm scratching my head. Setup: ARM Cortex M4 microcontroller (PAC5532). Segger J-Link Plus debugger. GCC 7.2.0 compiler GDB 8.0.1 Compiled with -O0 (no optimizations) Here's the code. It's part of the debounce logic for a…
CurtisHx
  • 746
  • 3
  • 11
  • 30
0
votes
0 answers

Do branch predictors handle indirect function calls, like virtual function calls?

I was wondering about this. Branch predictors I think generally can handle binary indirect branches -- where there are two immediately visible possible paths the branch could take. However, I was thinking, are branch predictors able to predict…
Anonymous1847
  • 2,568
  • 10
  • 16
0
votes
0 answers

Perceptron Based Branch prediction with TensorFlow

I am working on a project to learn more in-depth about dynamic branch prediction. I have a bare-bones implementation of the MARIE architecture written in Python and I was wondering if I could use sci-kit and tensorflow to train perceptrons for…
0
votes
0 answers

CPU prediction and memory barrier

I'm learning memory barrier so I referred to memory-barriers documentation in linux kernel source code. And there is one description that I can't understand: Control dependencies can be a bit tricky because current compilers do not understand them.…