POWER4
The POWER4 is a microprocessor developed by International Business Machines (IBM) that implemented the 64-bit PowerPC and PowerPC AS instruction set architectures. Released in 2001, the POWER4 succeeded the POWER3 and RS64 microprocessors, enabling RS/6000 and eServer iSeries models of AS/400 computer servers to run on the same processor, as a step toward converging the two lines. The POWER4 was a multicore microprocessor, with two cores on a single die, the first non-embedded microprocessor to do so. POWER4 Chip was first commercially available multiprocessor chip. The original POWER4 had a clock speed of 1.1 and 1.3 GHz, while an enhanced version, the POWER4+, reached a clock speed of 1.9 GHz. The PowerPC 970 is a derivative of the POWER4.
POWER4 SCM | |
General information | |
---|---|
Launched | 2001 |
Designed by | IBM |
Performance | |
Max. CPU clock rate | 1.1 GHz to 1.9 GHz |
Cache | |
L1 cache | 64+32 kB/core |
L2 cache | 1.41 MB/chip |
L3 cache | 32 MB off chip |
Architecture and classification | |
Technology node | 180 nm to 130 nm |
Instruction set | PowerPC (PowerPC v.2.00/01) |
Physical specifications | |
Cores |
|
History | |
Predecessor(s) | POWER3, RS64 |
Successor(s) | POWER5 |
POWER, PowerPC, and Power ISA architectures |
---|
NXP (formerly Freescale and Motorola) |
IBM |
|
IBM/Nintendo |
Other |
Related links |
Cancelled in gray, historic in italic |