Questions tagged [branch-prediction]

In computer architecture, a branch predictor is a digital circuit that tries to guess which way a branch (e.g. an if-then-else structure) will go before this is known for sure. The purpose of the branch predictor is to improve the flow in the instruction pipeline. Branch predictors play a critical role in achieving high effective performance in many modern pipelined microprocessor architectures such as x86.

Why is it faster to process a sorted array than an unsorted array? Stack Overflow's highest-voted question and answer is a good introduction to the subject.


In computer architecture, a branch predictor is a digital circuit that tries to guess which way a branch (e.g. an if-then-else structure) will go before this is known for sure. The purpose of the branch predictor is to improve the flow in the instruction pipeline.

Branch predictors play a critical role in achieving high effective performance in many modern pipelined microprocessor architectures such as x86.

Two-way branching is usually implemented with a conditional jump instruction. A conditional jump can either be "not taken" and continue execution with the first branch of code which follows immediately after the conditional jump - or it can be "taken" and jump to a different place in program memory where the second branch of code is stored.

It is not known for certain whether a conditional jump will be taken or not taken until the condition has been calculated and the conditional jump has passed the execution stage in the instruction pipeline.

Without branch prediction, the processor would have to wait until the conditional jump instruction has passed the execute stage before the next instruction can enter the fetch stage in the pipeline. The branch predictor attempts to avoid this waste of time by trying to guess whether the conditional jump is most likely to be taken or not taken. The branch that is guessed to be the most likely is then fetched and speculatively executed. If it is later detected that the guess was wrong then the speculatively executed or partially executed instructions are discarded and the pipeline starts over with the correct branch, incurring a delay.

The time that is wasted in case of a branch misprediction is equal to the number of stages in the pipeline from the fetch stage to the execute stage. Modern microprocessors tend to have quite long pipelines so that the misprediction delay is between 10 and 20 clock cycles. The longer the pipeline the greater the need for a good branch predictor.

Source: http://en.wikipedia.org/wiki/Branch_predictor


The Spectre security vulnerability revolves around branch prediction:


Other resources

Special-purpose predictors: Return Address Stack for call/ret. ret is effectively an indirect branch, setting program-counter = return address. This would be hard to predict on its own, but calls are normally made with a special instruction so modern CPUs can match call/ret pairs with an internal stack.

Computer architecture details about branch prediction / speculative execution, and its effects on pipelined CPUs

  • Why is it faster to process a sorted array than an unsorted array?
  • Branch prediction - Dan Luu's article on branch prediction, adapted from a talk. With diagrams. Good introduction to why it's needed, and some basic implementations used in early CPUs, building up to more complicated predictors. And at the end, a link to TAGE branch predictors used on modern Intel CPUs. (Too complicated for that article to explain, though!)
  • Slow jmp-instruction - even unconditional direct jumps (like x86's jmp) need to be predicted, to avoid stalls in the very first stage of the pipeline: fetching blocks of machine code from I-cache. After fetching one block, you need to know which block to fetch next, before (or at best in parallel with) decoding the block you just fetched. A large sequence of jmp next_instruction will overwhelm branch prediction and expose the cost of misprediction in this part of the pipeline. (Many high-end modern CPUs have a queue after fetch before decode, to hide bubbles, so some blocks of non-branchy code can allow the queue to refill.)
  • Branch target prediction in conjunction with branch prediction?
  • What branch misprediction does the Branch Target Buffer detect?

Cost of a branch miss


Modern TAGE predictors (in Intel CPUs for example) can "learn" amazingly long patterns, because they index based on past branch history. (So the same branch can get different predictions depending on the path leading up to it. A single branch can have its prediction data scattered over many bits in the branch predictor table). This goes a long way to solving the problem of indirect branches in an interpreter almost always mispredicting (X86 prefetching optimizations: "computed goto" threaded code and Branch prediction and the performance of interpreters — Don't trust folklore), or for example a binary search on the same data with the same input can be really efficient.

Static branch prediction on newer Intel processors - according to experimental evidence, it appears Nehalem and earlier do sometimes use static prediction at some point in the pipeline (backwards branches default to predicted-taken, forward to not-taken.) But Sandybridge and newer seem to be always dynamic based on some history, whether it's from this branch or one that aliases it. Why did Intel change the static branch prediction mechanism over these years?

Cases where TAGE does "amazingly" well


Assembly code layout: not so much for branch prediction, but because not-taken branches are easier on the front-end than taken branches. Better I-cache code density if the fast-path is just a straight line, and taken branches mean the part of a fetch block after the branch isn't useful.

Superscalar CPUs fetch code in blocks, e.g. aligned 16 byte blocks, containing multiple instructions. In non-branching code, including not-taken conditional branches, all of those bytes are useful instruction bytes.


Branchless code: using cmov or other tricks to avoid branches

This is the asm equivalent of replacing if (c) a=b; with a = c ? b : a;. If b doesn't have side-effects, and a isn't a potentially-shared memory location, compilers can do "if-conversion" to do the conditional with a data dependency on c instead of a control dependency.

(C compilers can't introduce a non-atomic read/write: that could step on another thread's modification of the variable. Writing your code as always rewriting a value tells compilers that it's safe, which sometimes enables auto-vectorization: AVX-512 and Branching)

Potential downside to cmov in scalar code: the data dependency can become part of a loop-carried dependency chain and become a bottleneck, while branch prediction + speculative execution hide the latency of control dependencies. The branchless data dependency isn't predicted or speculated, which makes it good for unpredictable cases, but potentially bad otherwise.

363 questions
1
vote
0 answers

Tell branch predictor which way to go every n iterations

I have a have a few if statements in a performance critical loop that looks something like this for(i = 0;;i = (i + 1) % n) { if (i == 3) { //... } } This opens up the possibility of branch prediction failure, which will slow my…
rtpax
  • 1,687
  • 1
  • 18
  • 32
1
vote
1 answer

Branch prediction & speculative fetch mitigation

Why isn’t virtual address (VA) separation enough to mitigate the various spectre & meltdown flaws? I mean the generic ones, not including the one that attacks the intel p-cache == v-cache hack; that was such an obviously bad idea, I can’t find any…
mevets
  • 10,070
  • 1
  • 21
  • 33
1
vote
2 answers

How to make sure to avoid branch misprediction when calling a method using one of two methods based on a boolean

Let's say you have a call to a method that calculates a value and returns it : double calculate(const double& someArg); You implement another calculate method that has the same profile as the first one, but works differently : double…
1
vote
2 answers

Better expectation from C++ likely

According to C++ branch-aware prediction, I prepared a test to see how much effective it is. So, in a control sample, I write: int count=0; for (auto _ : state) { if(count%13==0) { count+=2; } else count++; …
ar2015
  • 5,558
  • 8
  • 53
  • 110
1
vote
1 answer

Does this approach positvely impact branch prediction?

I've been trying to make a type of callback function, and in the process I realized the one I prefer, might also change how the CPU handles branch prediction under the hood. I understand that over-optimizing is something one should avoid, especially…
Charlie
  • 585
  • 9
  • 17
1
vote
1 answer

Correlated branch prediction

I have this exercise related to correlated predictors that states the following: A: BEQZ R1, D … D: BEQZ R1, F … F: NOT R1, R1 G: JUMP A The prediction works like follows fetch the current instruction if it is a branch, determine the current state…
Joe
  • 461
  • 1
  • 3
  • 15
1
vote
0 answers

Co-related branch predictor

This question is taken from Modern Processor Design by Shen and Lipasti. Consider the following code segment within a loop body for problems 5: if (x is even) then (branch b1) increment a …
1
vote
2 answers

Why don't operating systems schedule a new task whenever an unknown branch occurs?

This is a purely conceptual question. Why don't OS's switch tasks whenever an branch that has never been taken occurs? Dynamic branch prediction only works with branches that have been taken in the past, and static branch prediction is only correct…
master565
  • 805
  • 1
  • 11
  • 27
1
vote
1 answer

Branchless Overflow Handling

I'm trying to create a type of safe buffer that automatically handles overflow without any branching. The buffer size is a power of two and shall only have valid positive (i.e. not including zero) indices. It also allows checked removal, which is…
Navneeth
  • 373
  • 3
  • 15
1
vote
1 answer

Can more complex loop be executed faster?

I found this out when preparing to implement a python-like ",".join(vector) function in C++. I wanted to compare whether it makes sense to eliminate an inner if first element condition used to avoid placing additional ',' at the beginning of the…
pkubik
  • 780
  • 6
  • 19
1
vote
1 answer

small branch prediction exercise (not homework)

This is NOT homework. I was reading this site which, IMO, has pretty good introduction into branch prediction, and decided to try solving a problem following the lecture: consider the following code [no branch delay slots]: add $2, $0, $0 addi…
Bob
  • 137
  • 1
  • 6
1
vote
0 answers

Trouble using mattgodbolt agner test programs

My goal is to regenerate results of BTB test reported in http://xania.org/201602/bpu-part-three article. I have cloned the https://github.com/mattgodbolt/agner repository. Looking at the agner/src/PMCTest.txt instruction for linux, I can't find…
samira
  • 399
  • 1
  • 3
  • 12
1
vote
1 answer

likely()/unlikely() macros in the Linux kernel with a segmentation fault

I have an understanding of how the likely()/unlikely() macros work and I also have an understanding of branch prediction. Unfortunately, I did not learn branch prediction in the context of high level programming. What I want to know is if the…
1
vote
0 answers

If statement branch prediction issue

I am implementing a pattern search algorithm that has a vital if statement that seems to be unpredictable in it's result. Random files are searched and thus sometimes the branch predictions are okay and sometimes they can be terrible if the file is…
1
vote
2 answers

branch prediction and variable declaration

As I understand, if I have a: if(case 1) { char x[] = "1"; printf("%s",x); } else if(case 2) { char x[] = "12"; printf("blah-blah-blah\n"); printf("%s",x); } then my compiler will try to predict the branch the code will enter, and this…
CIsForCookies
  • 12,097
  • 11
  • 59
  • 124