ARM Cortex-A73
The ARM Cortex-A73 is a central processing unit implementing the ARMv8-A 64-bit instruction set designed by ARM Holdings' Sophia design centre. The Cortex-A73 is a 2-wide decode out-of-order superscalar pipeline. The Cortex-A73 serves as the successor of the Cortex-A72, designed to offer 30% greater performance or 30% increased power efficiency.
General information | |
---|---|
Launched | 2016 |
Designed by | ARM Holdings |
Max. CPU clock rate | to 2.8 GHz |
Cache | |
L1 cache | 96–128 KiB (64 KiB I-cache with parity, 32–64 KiB D-cache) per core |
L2 cache | 1–8 MiB |
L3 cache | None |
Architecture and classification | |
Application | Mobile |
Instruction set | ARMv8-A |
Physical specifications | |
Cores |
|
Products, models, variants | |
Product code name(s) |
|
History | |
Predecessor(s) | ARM Cortex-A72 ARM Cortex-A17 |
Successor(s) | ARM Cortex-A75 |
This article is issued from Wikipedia. The text is licensed under Creative Commons - Attribution - Sharealike. Additional terms may apply for the media files.