Questions tagged [branch-prediction]

In computer architecture, a branch predictor is a digital circuit that tries to guess which way a branch (e.g. an if-then-else structure) will go before this is known for sure. The purpose of the branch predictor is to improve the flow in the instruction pipeline. Branch predictors play a critical role in achieving high effective performance in many modern pipelined microprocessor architectures such as x86.

Why is it faster to process a sorted array than an unsorted array? Stack Overflow's highest-voted question and answer is a good introduction to the subject.


In computer architecture, a branch predictor is a digital circuit that tries to guess which way a branch (e.g. an if-then-else structure) will go before this is known for sure. The purpose of the branch predictor is to improve the flow in the instruction pipeline.

Branch predictors play a critical role in achieving high effective performance in many modern pipelined microprocessor architectures such as x86.

Two-way branching is usually implemented with a conditional jump instruction. A conditional jump can either be "not taken" and continue execution with the first branch of code which follows immediately after the conditional jump - or it can be "taken" and jump to a different place in program memory where the second branch of code is stored.

It is not known for certain whether a conditional jump will be taken or not taken until the condition has been calculated and the conditional jump has passed the execution stage in the instruction pipeline.

Without branch prediction, the processor would have to wait until the conditional jump instruction has passed the execute stage before the next instruction can enter the fetch stage in the pipeline. The branch predictor attempts to avoid this waste of time by trying to guess whether the conditional jump is most likely to be taken or not taken. The branch that is guessed to be the most likely is then fetched and speculatively executed. If it is later detected that the guess was wrong then the speculatively executed or partially executed instructions are discarded and the pipeline starts over with the correct branch, incurring a delay.

The time that is wasted in case of a branch misprediction is equal to the number of stages in the pipeline from the fetch stage to the execute stage. Modern microprocessors tend to have quite long pipelines so that the misprediction delay is between 10 and 20 clock cycles. The longer the pipeline the greater the need for a good branch predictor.

Source: http://en.wikipedia.org/wiki/Branch_predictor


The Spectre security vulnerability revolves around branch prediction:


Other resources

Special-purpose predictors: Return Address Stack for call/ret. ret is effectively an indirect branch, setting program-counter = return address. This would be hard to predict on its own, but calls are normally made with a special instruction so modern CPUs can match call/ret pairs with an internal stack.

Computer architecture details about branch prediction / speculative execution, and its effects on pipelined CPUs

  • Why is it faster to process a sorted array than an unsorted array?
  • Branch prediction - Dan Luu's article on branch prediction, adapted from a talk. With diagrams. Good introduction to why it's needed, and some basic implementations used in early CPUs, building up to more complicated predictors. And at the end, a link to TAGE branch predictors used on modern Intel CPUs. (Too complicated for that article to explain, though!)
  • Slow jmp-instruction - even unconditional direct jumps (like x86's jmp) need to be predicted, to avoid stalls in the very first stage of the pipeline: fetching blocks of machine code from I-cache. After fetching one block, you need to know which block to fetch next, before (or at best in parallel with) decoding the block you just fetched. A large sequence of jmp next_instruction will overwhelm branch prediction and expose the cost of misprediction in this part of the pipeline. (Many high-end modern CPUs have a queue after fetch before decode, to hide bubbles, so some blocks of non-branchy code can allow the queue to refill.)
  • Branch target prediction in conjunction with branch prediction?
  • What branch misprediction does the Branch Target Buffer detect?

Cost of a branch miss


Modern TAGE predictors (in Intel CPUs for example) can "learn" amazingly long patterns, because they index based on past branch history. (So the same branch can get different predictions depending on the path leading up to it. A single branch can have its prediction data scattered over many bits in the branch predictor table). This goes a long way to solving the problem of indirect branches in an interpreter almost always mispredicting (X86 prefetching optimizations: "computed goto" threaded code and Branch prediction and the performance of interpreters — Don't trust folklore), or for example a binary search on the same data with the same input can be really efficient.

Static branch prediction on newer Intel processors - according to experimental evidence, it appears Nehalem and earlier do sometimes use static prediction at some point in the pipeline (backwards branches default to predicted-taken, forward to not-taken.) But Sandybridge and newer seem to be always dynamic based on some history, whether it's from this branch or one that aliases it. Why did Intel change the static branch prediction mechanism over these years?

Cases where TAGE does "amazingly" well


Assembly code layout: not so much for branch prediction, but because not-taken branches are easier on the front-end than taken branches. Better I-cache code density if the fast-path is just a straight line, and taken branches mean the part of a fetch block after the branch isn't useful.

Superscalar CPUs fetch code in blocks, e.g. aligned 16 byte blocks, containing multiple instructions. In non-branching code, including not-taken conditional branches, all of those bytes are useful instruction bytes.


Branchless code: using cmov or other tricks to avoid branches

This is the asm equivalent of replacing if (c) a=b; with a = c ? b : a;. If b doesn't have side-effects, and a isn't a potentially-shared memory location, compilers can do "if-conversion" to do the conditional with a data dependency on c instead of a control dependency.

(C compilers can't introduce a non-atomic read/write: that could step on another thread's modification of the variable. Writing your code as always rewriting a value tells compilers that it's safe, which sometimes enables auto-vectorization: AVX-512 and Branching)

Potential downside to cmov in scalar code: the data dependency can become part of a loop-carried dependency chain and become a bottleneck, while branch prediction + speculative execution hide the latency of control dependencies. The branchless data dependency isn't predicted or speculated, which makes it good for unpredictable cases, but potentially bad otherwise.

363 questions
5
votes
1 answer

Emulate attribute "unpredictable"

There are [[likely]] and [[unlikely]] attributes in modern C++. There are corresponding __builtin_expect(x, 1) and __builtin_expect(x, 0) builtins in G++ and clang++. But also there are __builtin_unpredictable(x) and…
5
votes
0 answers

Is valgrind's cachegrind still the go-to tool in 2021?

I'm a long-time user of cachegrind for program profiling, and recently went back to check the official documentation once more: https://valgrind.org/docs/manual/cg-manual.html In it, there are multiple references to CPU models, implementation…
5
votes
2 answers

how to optimize multi independent Conditional branch in Compare Function?

struct Obj { int x; int y; int z; }; int Compare(Obj* a, Obj* b) { if (a->x > b->x) return 1; else if (a->x < b->x) return -1; if (a->y > b->y) return 1; else if (a->y < b->y) return -1; if (a->z > b->z) return 1; else if (a->z…
5
votes
3 answers

Branch Predictor Entries Invalidation upon program finishes?

I am trying to understand when branch predictor entries are invalidated. Here are the experiments I have done: Code1: start_measure_branch_mispred() while(X times): if(something something): do_useless() …
yzb74714
  • 71
  • 4
5
votes
1 answer

Why is this specpoline not working on Kaby lake?

I'm trying to create a specpoline (cfr. Henry Wong) on my Kabe lake 7600U, I'm running CentOS 7. The full testing repository is available on GitHub. My version of the specpoline is as follow (cfr. spec.asm): specpoline: ;Long dependancy…
5
votes
1 answer

why cpu "insn per cycle" is different in similar cpu and How "MONITOR-MWAIT" work in Linux?

Background: I have 2 server, all os kernel version is 4.18.7 which has CONFIG_BPF_SYSCALL=y I create a shell script 'x.sh' i=0 while (( i < 1000000 )) do (( i ++ )) done and run command : perf stat ./x.sh all the shell version is…
blue
  • 109
  • 6
5
votes
1 answer

Why Swift using subscript syntax in a for-in loops is faster than using direct access to the element?

I read the famous Why is it faster to process a sorted array than an unsorted array? and I decided to play around and experiment with other languages such as Swift. I was surprised by the run time differences between 2 very similar snippets of…
Louis Lac
  • 5,298
  • 1
  • 21
  • 36
5
votes
1 answer

Portable branch prediction hint in c++

Branches prediction have been addressed a couple of time on StackOverflow. However, I didn't specifically found the answer to what I am looking for. During the optimization phase, I need to avoid branch misprediction. And I have a number of…
Emile D.
  • 602
  • 2
  • 11
  • 20
5
votes
3 answers

Is there a way to convert a conditional assignment to branch free code?

Is there a way to convert the following C code to something without any conditional statements? I have profiled some of my code and noticed that it is getting many branch misses on an if statement that is very similar to this one. int cond =…
hugomg
  • 68,213
  • 24
  • 160
  • 246
5
votes
2 answers

How to cancel branch prediction?

From reading this I came across the next two quotes: First quote: A typical case of unpredictable branch behavior is when the comparison result is dependent on data. Second quote: No Branches Means No Mispredicts For my project, I work on a…
Tony Tannous
  • 14,154
  • 10
  • 50
  • 86
5
votes
1 answer

Starting a function with a branch

From optimization and branch predictor point of view, is there any difference between those two codes? First: void think_and_do(){ if(expression){ //Set_A of instructions } else{ //Set_B of instructions } } int…
Humam Helfawi
  • 19,566
  • 15
  • 85
  • 160
5
votes
2 answers

C/C++ : is using the result of comparison as int really branchless?

I have seen in many SO answers that kind of code: template inline T imax (T a, T b) { return (a > b) * a + (a <= b) * b; } Where authors say that this branchless. But is this really branchless on current architectures? (x86,…
galinette
  • 8,896
  • 2
  • 36
  • 87
5
votes
1 answer

Complex code and branch predictors

How "sticky" is the branch predictor logic? If code is being removed from the instruction caches, do the statistics stay with it? Put another way, if the code is complex or not processing things in batch, is branch prediction still going to…
Michael Deardeuff
  • 10,386
  • 5
  • 51
  • 74
5
votes
1 answer

Cost of polymorphism

I am looking at the below virtual method call in x86-64: mov rcx, qword ptr [x] mov rax, qword ptr [rcx] call qword ptr [rax+8] and also Agner Fog's latency tables: http://www.agner.org/optimize/instruction_tables.pdf As I am using an…
user997112
  • 29,025
  • 43
  • 182
  • 361
5
votes
3 answers

Optimization: Expensive branching vs cheap comparison

This is a great article which talks about low level optimization techniques and shows an example where the author converts expensive divisions into cheap…
Matthew Fioravante
  • 1,478
  • 15
  • 19